# **General Description** The LTC321/LTC358/LTC324 family of single-, dual-, and quad- channel operational amplifiers is specifically designed for general-purpose cost-sensitive systems and applications. Featuring rail-to-rail input and output (RRIO) swings, and low quiescent current (typical 85 $\mu A)$ combined with a wide bandwidth (1.2 MHz) and low noise (30 nV/ $\sqrt{\mbox{Hz}}$ at 1 kHz) makes this family very attractive for a variety of battery-powered applications that require a good balance between cost and performance, such as audio outputs, consumer electronics, smoke detectors, portable medical devices and white goods. The low input bias current supports these amplifiers to be used in applications with mega-ohm source impedances. The robust design of the LTC321/LTC358/LTC324 family provides ease-of-use to the circuit designer: unity-gain stability with capacitive loads of up to 500 pF, integrated RF/EMI rejection filter, no phase reversal in overdrive conditions, and high electro-static discharge (ESD) protection (5-kV HBM). The LTC321/LTC358/LTC324 amplifiers are optimized for operation at voltages as low as +1.8 V ( $\pm$ 0.9 V) and up to +5.5 V ( $\pm$ 2.75 V), and over the extended temperature range of -40 °C to +125 °C. The LTC321 (single) is available in both SOT23-5L and SC70-5L packages. The LTC358 (dual) is offered in SOIC-8L, DFN-8L and MSOP-8L packages. The quad-channel LTC324 is offered in SOIC-14L, TSSOP-14L and QFN-16L packages. #### Features and Benefits - General Purpose Amplifiers for Cost-Sensitive Systems - 1.2 MHz GBW for Unity-Gain Stable - Micro-Power: 85 μA Supply Current Per Amplifier - Low Input Offset Voltage: ±3.0 mV Maximum - Low Noise: 30 nV/√Hz at 1 kHz - Single 1.8 V to 5.5 V Supply Voltage Range - Rail-to-Rail Input and Output - Internal RF/EMI Filter - Extended Temperature Range: -40°C to +125°C # **Applications** - Battery-Powered Instruments: - Consumer, Industrial, Medical, Notebooks - Audio Outputs - Wireless Sensors: - Home Security, Remote Sensing, Wireless Metering - Sensor Signal Conditioning: - Sensor Interfaces, Loop-Powered, Active Filters # Pin Configurations (Top View) # **Pin Description** | Symbol | Description | |-----------------|-------------------------------------------------------------------------------------------------------| | -IN | Inverting input of the amplifier. The voltage range is from ( $V_{S-}$ – 0.1V) to ( $V_{S+}$ + 0.1V). | | +IN | Non-inverting input of the amplifier. This pin has the same voltage range as -IN. | | +V <sub>S</sub> | Positive power supply. | | -V <sub>s</sub> | Negative power supply. | | OUT | Amplifier output. | # **Ordering Information** | Type Number | Package Name | Package Quantity | Marking Code <sup>(1)</sup> | |---------------|--------------|----------------------|-----------------------------| | LTC321XT5/R6 | S0T23-5L | Tape and Reel, 3 000 | 321, 3211 | | LTC321XC5/R6 | SC70-5L | Tape and Reel, 3 000 | 321 | | LTC358XS8/R8 | SOIC-8L | Tape and Reel, 4 000 | 358 x, C42 | | LTC358XF8/R6 | DFN2x2-8L | Tape and Reel, 3 000 | 358x, C42 | | LTC358XV8/R6 | MSOP-8L | Tape and Reel, 3 000 | 358x, AG2 | | LTC324XS14/R5 | SOIC-14L | Tape and Reel, 2 500 | 324 x, C44 | | LTC324XT14/R6 | TSS0P-14L | Tape and Reel, 3 000 | 324 x, AG4 | | LTC324XF16/R6 | QFN3x3-16L | Tape and Reel, 3 000 | AG4x, 324x | <sup>(1)</sup> There may be multiple device markings, a varied marking character of "x", or additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. # **Limiting Value** In accordance with the Absolute Maximum Rating System (IEC 60134). | Parameter | Absolute Maximum Rating | |---------------------------------------------|-------------------------------------------------------------| | Supply Voltage, $V_{S+}$ to $V_{S-}$ | 10.0 V | | Signal Input Terminals: Voltage, Current | ${ m V_{S-}}$ – 0.5 V to ${ m V_{S+}}$ + 0.5 V, $\pm 10$ mA | | Output Short-Circuit | Continuous | | Storage Temperature Range, T <sub>stg</sub> | -65 °C to +150 °C | | Junction Temperature, T <sub>J</sub> | 150 ℃ | | Lead Temperature Range (Soldering 10 sec) | 260 ℃ | # **ESD Rating** | Parameter | Item | Value | Unit | |------------------------------------|--------------------------------------------------------------|-------------|------| | | Human body model (HBM), per MIL-STD-883J / Method 3015.9 (1) | $\pm$ 5 000 | | | Electrostatic<br>Discharge Voltage | Charged device model (CDM), per ESDA/JEDEC JS-002-2014 (2) | $\pm 2000$ | ٧ | | | Machine model (MM), per JESD22-A115C | $\pm 250$ | | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible if necessary precautions are taken. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible if necessary precautions are taken. # **Electrical Characteristics** $V_S$ = 5.0V, $T_A$ = +25°C, $V_{CM}$ = $V_S/2$ , $V_O$ = $V_S/2$ , and $R_L$ = 10k $\Omega$ connected to $V_S/2$ , unless otherwise noted. Boldface limits apply over the specified temperature range, $T_A$ = -40 to +125°C. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | | |--------------------|--------------------------------------|---------------------------------------------------------------------|----------------------|-------|----------------------|-----------------------------|--| | OFFSET V | OLTAGE | | | | | | | | V <sub>os</sub> | Input offset voltage | | | ± 0.7 | ±3.0 | mV | | | V <sub>os</sub> TC | Offset voltage drift | T <sub>A</sub> = -40 to +125 °C | | ±1 | 3.5 | μV/°C | | | PSRR | Power supply | $V_S = 2.0 \text{ to } 5.5 \text{ V}, V_{CM} < V_{S+} - 2 \text{V}$ | 80 | 110 | | – dB | | | 7/16 | rejection ratio | T <sub>A</sub> = -40 to +125 °C | 75 | | | uD | | | INPUT BIA | AS CURRENT | | | | | | | | | | | | 5 | 50 | | | | $I_{B}$ | Input bias current | T <sub>A</sub> = -40 to +85 °C | | | 200 | pA | | | | | T <sub>A</sub> = -40 to +125 °C | | | 2000 | | | | I <sub>os</sub> | Input offset current | | | 10 | 50 | pΑ | | | NOISE | | | | | | | | | V <sub>n</sub> | Input voltage noise | f = 0.1 to 10 Hz | | 6 | | $\mu V_{P-P}$ | | | | Input voltage noise | f = 10 kHz | | 27 | | – nV/√Hz | | | e <sub>n</sub> | density | f = 1 kHz | | 30 | | 11 <b>v</b> / V ПZ | | | I <sub>n</sub> | Input current noise density | f = 1 kHz | | 5 | | fA/√Hz | | | INPUT VOLTAGE | | | | | | | | | V <sub>CM</sub> | Common-mode voltage range | | V <sub>S-</sub> -0.1 | | V <sub>S+</sub> +0.1 | V | | | | <del>-</del> | V <sub>S</sub> = 5.5 V, V <sub>CM</sub> = -0.1 to 5.6 V | 70 | 83 | | | | | 01455 | Common-mode rejection ratio | V <sub>CM</sub> = 0 to 5.3 V, T <sub>A</sub> = -40 to +125 °C | 65 | | | –<br>– dB | | | CMRR | | $V_S = 2.0 \text{ V}, V_{CM} = -0.1 \text{ to } 2.1 \text{ V}$ | 65 | 77 | | | | | | | $V_{CM}$ = 0 to 1.8 V, $T_A$ = -40 to +125 °C | 60 | | | _ | | | INPUT IM | PEDANCE | | | | | | | | | lumint compositores | Differential | | 2.0 | | r | | | C <sub>IN</sub> | Input capacitance | Common mode | | 3.5 | | – pF | | | OPEN-LO | OP GAIN | | | | | | | | | | $R_L = 50 \text{ k}\Omega$ , $V_0 = 0.05 \text{ to } 3.5 \text{ V}$ | 90 | 105 | | | | | ٨ | Open-loop voltage | T <sub>A</sub> = -40 to +125 °C | 85 | | | _ 4D | | | A <sub>VOL</sub> | gain | $R_L = 2 k\Omega$ , $V_0 = 0.15 to 3.5 V$ | 85 | 100 | | – dB<br>– | | | | | T <sub>A</sub> = -40 to +125 °C | 80 | | | | | | FREQUEN | ICY RESPONSE | | | | | | | | GBW | Gain bandwidth<br>product | | | 1.2 | | MHz | | | SR | Slew rate | G = +1, C <sub>L</sub> = 100 pF, V <sub>0</sub> = 1.5 to 3.5<br>V | | 1 | | V/µs | | | THD+N | Total harmonic<br>distortion + noise | $G = +1, f = 1 \text{ kHz}, V_0 = 1 V_{RMS}$ | | 0.003 | | % | | | t | Settling time | To 0.1%, G = +1, 1V step | | 1.5 | | - IIC | | | t <sub>s</sub> | | To 0.01%, G = +1, 1V step | | 1.8 | | <u> μ</u> s | | | t <sub>oR</sub> | Overload recovery time | To 0.1%, V <sub>IN</sub> * Gain > V <sub>S</sub> | | 2.5 | | μs | | # **Electrical Characteristics (continued)** $V_S$ = 5.0V, $T_A$ = +25°C, $V_{CM}$ = $V_S/2$ , $V_O$ = $V_S/2$ , and $R_L$ = 10k $\Omega$ connected to $V_S/2$ , unless otherwise noted. Boldface limits apply over the specified temperature range, $T_A$ = -40 to +125 °C. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |-----------------|-----------------------------------|-----------------------------------|---------------------------------|---------------------|---------------------|----------| | OUTPUT | | | | | | | | V | High output voltage | $R_L = 50 \text{ k}\Omega$ | $k\Omega$ $V_{S+}-6$ $V_{S+}-3$ | | | - mV | | V <sub>OH</sub> | swing | R <sub>L</sub> = 2 kΩ | V <sub>S+</sub> -100 | V <sub>S+</sub> -65 | | - 111V | | V | Low output voltage | R <sub>L</sub> = 50 kΩ | | V <sub>s-</sub> +2 | V <sub>S-</sub> +4 | - mV | | V <sub>oL</sub> | swing | R <sub>L</sub> = 2 kΩ | | V <sub>S-</sub> +42 | V <sub>s-</sub> +65 | - 111V | | 1 | Short-circuit current | Source current through $10\Omega$ | | 40 | | - mA | | I <sub>sc</sub> | Short-chicuit current | Sink current through 10Ω | | 50 | | A | | POWER S | | | | | | | | V <sub>s</sub> | Operating supply voltage | | 1.8 | | 5.5 | ٧ | | | Quiescent current (per amplifier) | | | 85 | 120 | <b>^</b> | | I <sub>Q</sub> | | T <sub>A</sub> = -40 to +125 °C | | | 150 | - μΑ | | THERMAL | CHARACTERISTICS | | | | | | | $T_A$ | Operating<br>temperature range | | -40 | | +125 | °C | | | | SC70-5L | | 333 | | | | | | SOT23-5L | | 190 | | _ | | | | DFN2x2-8L | | 94 | | _ | | ۵ | Package Thermal | MSOP-8L | | 201 | | - °C/W | | $\theta_{JA}$ | Resistance | SOIC-8L | | 125 | | _ C/W | | | | QFN3x3-16L | | 65 | | _ | | | | TSS0P-14L | | 112 | | _ | | | | SOIC-14L | | 115 | | | # **Typical Performance Characteristics** At $T_A$ = +25°C, $V_{CM}$ = $V_S/2$ , and $R_L$ = 10k $\Omega$ connected to $V_S/2$ , unless otherwise noted. Open-loop Gain and Phase as a function of Frequency. Input Voltage Noise Spectral Density as a function of Frequency. Common-mode Rejection Ratio as a function of Frequency. Power Supply Rejection Ratio as a function of Frequency. Quiescent Current as a function of Supply Voltage. Quiescent Current as a function of Temperature. # Typical Performance Characteristics (continued) At $T_A = +25$ °C, $V_{CM} = V_S/2$ , and $R_L = 10k\Omega$ connected to $V_S/2$ , unless otherwise noted. Offset Voltage Production Distribution Output Voltage Swing as a function of Output Current. Short-circuit Current as a function of Supply Voltage. Short-circuit Current as a function of Temperature. Large Signal Step Response. Small Signal Step Response. # **Application Notes** The LTC321/LTC358/LTC324 is a family of low-power, rail-to-rail input and output operational amplifiers specifically designed for portable applications. These devices operate from 1.8 V to 5.5 V, are unity-gain stable, and suitable for a wide range of general-purpose applications. The class AB output stage is capable of driving $\leq 10\text{-k}\Omega$ loads connected to any point between $V_{\text{S+}}$ and ground. The input common-mode voltage range includes both rails, and allows the LTC321/LTC358/LTC324 family to be used in virtually any single-supply application. Rail-to-rail input and output swing significantly increases dynamic range, especially in low-supply applications, and makes them ideal for driving sampling analog-to-digital converters (ADCs). The LTC321/LTC358/LTC324 features 1.2-MHz bandwidth and 1-V/ $\mu$ s slew rate with only 85- $\mu$ A supply current per amplifier, providing good ac performance at very low power consumption. DC applications are also well served with a low input noise voltage of 30-nV/ $\sqrt{}$ Hz at 1-kHz, low input bias current, and an input offset voltage of $\pm$ 3.0-mV maximum. The typical offset voltage drift is 1- $\mu$ V/ $^{\circ}$ C, over the full temperature range the input offset voltage changes only 100- $\mu$ V (0.7-mV to 0.8-mV). #### **OPERATING VOLTAGE** The LTC321/LTC358/LTC324 family is optimized for operation at voltages as low as +1.8 V ( $\pm$ 0.9 V) and up to +5.5 V ( $\pm$ 2.75 V). In addition, many specifications apply from -40 °C to +125 °C. Parameters that vary significantly with operating voltages or temperature are illustrated in the Typical Characteristics graphs. NOTE: Supply voltages ( $V_{S+}$ to $V_{S-}$ ) higher than +10 V can permanently damage the device. #### RAIL-TO-RAIL INPUT The input common-mode voltage range of the LTC321/LTC358/LTC324 extends 100-mV beyond the negative and positive supply rails. This performance is achieved with a complementary input stage: an Nchannel input differential pair in parallel with a Pchannel differential pair. The N-channel pair is active for input voltages close to the positive rail, typically $V_{S+}$ -1.4 V to the positive supply, whereas the Pchannel pair is active for inputs from 100-mV below the negative supply to approximately $V_{S+}$ -1.4 V. There is a small transition region, typically $V_{S+}$ -1.2 V to $V_{S+}$ -1 V, in which both pairs are on. This 200-mV transition region can vary up to 200-mV with process variation. Thus, the transition region (both stages on) can range from $V_{S+}$ -1.4 V to $V_{S+}$ -1.2 V on the low end, up to $V_{S+}$ -1 V to $V_{S+}$ -0.8 V on the high end. Within this transition region, PSRR, CMRR, offset voltage, offset drift, and THD can be degraded compared to device operation outside this region. The typical input bias current of the LTC321/LTC358 /LTC324 during normal operation is approximately 5pA. In overdriven conditions, the bias current can increase significantly. The most common cause of an overdriven condition occurs when the operational amplifier is outside of the linear range of operation. When the output of the operational amplifier is driven to one of the supply rails, the feedback loop requirements cannot be satisfied and a differential input voltage develops across the input pins. This differential input voltage results in activation of parasitic diodes inside the front-end input chopping combine with electromagnetic switches that interference (EMI) filter resistors to create the equivalent circuit. Notice that the input bias current remains within specification in the linear region. #### INPUT EMI FILTER AND CLAMP CIRCUIT Figure 1 shows the input EMI filter and clamp circuit. The LTC321/LTC358/LTC324 op-amps have internal ESD protection diodes (D1, D2, D3, and D4) that are connected between the inputs and each supply rail. These diodes protect the input transistors in the event of electrostatic discharge and are reverse biased during normal operation. This protection scheme allows voltages as high as approximately 500-mV beyond the rails to be applied at the input of either terminal without causing permanent damage. These ESD protection current-steering diodes also provide in-circuit, input overdrive protection, as long as the current is limited to 20-mA as stated in the Absolute Maximum Ratings. Figure 1. Input EMI Filter and Clamp Circuit Operational amplifiers vary in susceptibility to EMI. If conducted EMI enters the operational amplifier, the dc offset at the amplifier output can shift from its nominal value when EMI is present. This shift is a result of signal rectification associated with the internal semiconductor junctions. Although all operational amplifier pin functions can be affected by EMI, the input pins are likely to be the most susceptible. The EMI filter of the LTC321/358/324 # **Application Notes (continued)** is composed of two 5-k $\Omega$ input series resistors ( $R_{S1}$ and $R_{S2}$ ), two common-mode capacitors ( $C_{CM1}$ and $C_{CM2}$ ), and a differential capacitor ( $C_{DM}$ ). These RC networks set the -3 dB low-pass cutoff frequencies at 35-MHz for common-mode signals, and at 22-MHz for differential signals. #### RAIL-TO-RAIL OUTPUT Designed as a micro-power, low-noise op-amp, the LTC321/358/324 delivers a robust output drive capability. A class AB output stage with common source transistors is used to achieve full rail-to-rail output swing capability. For resistive loads up to 50-k $\Omega$ , the output swings typically to within 3-mV of either supply rail regardless of the power-supply voltage applied. Different load conditions change the ability of the amplifier to swing close to the rails. For resistive loads up to 2-k $\Omega$ , the output swings typically to within 65-mV of the positive supply rail and within 42-mV of the negative supply rail. #### CAPACITIVE LOAD AND STABILITY The LTC321/LTC358/LTC324 family can safely drive capacitive loads of up to 500-pF in any configuration. As with most amplifiers, driving larger capacitive loads than specified may cause excessive overshoot and ringing, or even oscillation. A heavy capacitive load reduces the phase margin and causes the amplifier frequency response to peak. Peaking corresponds to over-shooting or ringing in the time domain. Therefore, it is recommended that external compensation be used if these op-amps must drive a load exceeding 500-pF. This compensation is particularly important in the unity-gain configuration, which is the worst case for stability. A quick and easy way to stabilize the op-amp for capacitive load drive is by adding a series resistor, $R_{\rm ISO}$ , between the amplifier output terminal and the load capacitance, as shown in Figure 2. $R_{\rm ISO}$ isolates the amplifier output and feedback network from the capacitive load. The bigger the $R_{\rm ISO}$ resistor value, the more stable $V_{\rm OUT}$ will be. Note that this method results in a loss of gain accuracy because $R_{\rm ISO}$ forms a voltage divider with the $R_{\rm I}$ . Figure 2. Indirectly Driving Heavy Capacitive Load An improvement circuit is shown in Figure 3. It provides DC accuracy as well as AC stability. The $R_{\rm F}$ provides the DC accuracy by connecting the inverting signal with the output. The $C_F$ and $R_{\rm ISO}$ serve to counteract the loss of phase margin by feeding the high frequency component of the output signal back to the amplifier's inverting input, thereby preserving phase margin in the overall feedback loop. For no-buffer configuration, there are two others ways to increase the phase margin: (a) by increasing the amplifier's gain, or (b) by placing a capacitor in parallel with the feedback resistor to counteract the parasitic capacitance associated with inverting node. Figure 3. Indirectly Driving Heavy Capacitive Load with DC Accuracy #### OVERLOAD RECOVERY Overload recovery is defined as the time required for the operational amplifier output to recover from a saturated state to a linear state. The output devices of the operational amplifier enter a saturation region when the output voltage exceeds the rated operating voltage, either because of the high input voltage or the high gain. After the device enters the saturation region, the charge carriers in the output devices require time to return back to the linear state. After the charge carriers return back to the linear state, the device begins to slew at the specified slew rate. Thus, the propagation delay in case of an overload condition is the sum of the overload recovery time and the slew time. The overload recovery time for the LTC321/LTC358/LTC324 is approximately 2.5-µs. #### **EMI REJECTION RATIO** Circuit performance is often adversely affected by high frequency EMI. When the signal strength is low and transmission lines are long, an op-amp must accurately amplify the input signals. However, all opamp pins — the non-inverting input, inverting input, positive supply, negative supply, and output pins — are susceptible to EMI signals. These high frequency signals are coupled into an op-amp by various means, such as conduction, near field radiation, or far field radiation. For example, wires and printed circuit board (PCB) traces can act as antennas and pick up high frequency EMI signals. # Application Notes (continued) Amplifiers do not amplify EMI or RF signals due to their relatively low bandwidth. However, due to the nonlinearities of the input devices, op-amps can rectify these out of band signals. When these high frequency signals are rectified, they appear as a dc offset at the output. The LTC321/LTC358/LTC324 have integrated EMI filters at their input stage. A mathematical method of measuring EMIRR is defined as follows: EMIRR = 20 log $(V_{IN PEAK}/\Delta V_{OS})$ #### INPUT-TO-OUTPUT COUPLING To minimize capacitive coupling, the input and output signal traces should not be parallel. This helps reduce unwanted positive feedback. # MAXIMIZING PERFORMANCE THROUGH PROPER LAYOUT To achieve the maximum performance of the extremely high input impedance and low offset voltage of the LTC321/LTC358/LTC324, care is needed in laying out the circuit board. The PCB surface must remain clean and free of moisture to avoid leakage currents between adjacent traces. Surface coating of the circuit board reduces surface moisture and provides a humidity barrier, reducing parasitic resistance on the board. The use of guard rings around the amplifier inputs further reduces leakage currents. Figure 4 shows proper guard ring configuration and the top view of a surface-mount layout. The guard ring does not need to be a specific width, but it should form a continuous loop around both inputs. By setting the guard ring voltage equal to the voltage at the non-inverting input, parasitic capacitance is minimized as well. For further reduction of leakage currents, components can be mounted to the PCB using Teflon standoff insulators. Figure 4. Use a guard ring around sensitive pins Other potential sources of offset error are thermoelectric voltages on the circuit board. This voltage, also called Seebeck voltage, occurs at the junction of two dissimilar metals and is proportional to the temperature of the junction. The most common metallic junctions on a circuit board are solder-to-board trace and solder-to-component lead. If the temperature of the PCB at one end of the component is different from the temperature at the other end, the resulting Seebeck voltages are not equal, resulting in a thermal voltage error. This thermocouple error can be reduced by using dummy components to match the thermoelectric error source. Placing the dummy component as close as possible to its partner ensures both Seebeck voltages are equal, thus canceling the thermocouple error. Maintaining a constant ambient temperature on the circuit board further reduces this error. The use of a ground plane helps distribute heat throughout the board and reduces EMI noise pickup. # Tape and Reel Information #### **REEL DIMENSIONS** #### **TAPE DIMENSIONS** | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIETATION IN TAPE** #### \* All dimensions are nominal | Device | Package<br>Type | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin 1<br>Quadrant | |--------------|-----------------|------|-------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|-------------------| | LTC321XT5/R6 | SOT23 | 5 | 3 000 | 178 | 9.0 | 3.3 | 3.2 | 1.5 | 4.0 | 8.0 | Q3 | #### **DIMENSIONS, SOT23-5L** | | | nsions | Dimensions | | | |--------|----------|--------|------------|-------|--| | Symbol | In Milli | meters | In Inches | | | | | Min | Max | Min | Max | | | Α | - | 1.35 | - | 0.053 | | | A1 | 0.00 | 0.15 | 0.000 | 0.006 | | | A2 | 1.00 | 1.20 | 0.039 | 0.047 | | | b | 0.35 | 0.45 | 0.014 | 0.018 | | | С | 0.14 | 0.20 | 0.006 | 0.008 | | | D | 2.82 | 3.02 | 0.111 | 0.119 | | | E1 | 1.526 | 1.726 | 0.060 | 0.068 | | | Е | 2.60 | 3.00 | 0.102 | 0.118 | | | е | 0.95 | BSC | 0.037 | BSC | | | e1 | 1.90 BSC | | 0.075 BSC | | | | L | 0.60 | REF | 0.024 | REF | | | L1 | 0.30 | 0.60 | 0.012 | 0.024 | | | θ | 0° | 8° | 0° | 8° | | #### RECOMMENDED SOLDERING FOOTPRINT, SOT23-5L # Package Outlines #### DIMENSIONS, SC70-5L (SOT353) | | Dimer | nsions | Dimensions | | | |--------|------------|--------|------------|--------|--| | Symbol | In Milli | meters | In Inches | | | | | Min | Max | Min | Max | | | Α | 0.90 | 1.10 | 0.035 | 0.043 | | | A1 | 0.00 | 0.10 | 0.000 | 0.004 | | | A2 | 0.90 | 1.00 | 0.035 | 0.039 | | | b | 0.15 | 0.35 | 0.006 | 0.014 | | | С | 0.08 | 0.15 | 0.003 | 0.006 | | | D | 2.00 | 2.20 | 0.079 | 0.087 | | | E | 1.15 | 1.35 | 0.045 | 0.053 | | | E1 | 2.15 | 2.45 | 0.085 | 0.096 | | | е | 0.65 | typ. | 0.026 | 6 typ. | | | e1 | 1.20 | 1.40 | 0.047 | 0.055 | | | L | 0.525 ref. | | 0.021 ref. | | | | L1 | 0.26 | 0.46 | 0.010 | 0.018 | | | θ | 0° | 8° | 0° | 8° | | #### RECOMMENDED SOLDERING FOOTPRINT, SC70-5L (SOT353) # Package Outlines (continued) #### **DIMENSIONS, SOIC-8L** | Symbol | | nsions<br>meters | | nsions<br>ches | | |--------|-------|------------------|------------|----------------|--| | | Min | Max | Min | Max | | | Α | 1.370 | 1.670 | 0.054 | 0.066 | | | A1 | 0.070 | 0.170 | 0.003 | 0.007 | | | A2 | 1.300 | 1.500 | 0.051 | 0.059 | | | b | 0.306 | 0.506 | 0.012 | 0.020 | | | С | 0.203 | TYP. | 0.008 TYP. | | | | D | 4.700 | 5.100 | 0.185 | 0.201 | | | E | 3.820 | 4.020 | 0.150 | 0.158 | | | E1 | 5.800 | 6.200 | 0.228 | 0.244 | | | е | 1.270 | TYP. | 0.050 | TYP. | | | L | 0.450 | 0.750 | 0.018 | 0.030 | | | θ | 0° | 8° | 0° | 8° | | #### RECOMMENDED SOLDERING FOOTPRINT, SOIC-8L #### DIMENSIONS, DFN2x2-8L #### RECOMMENDED SOLDERING FOOTPRINT, DFN2x2-8L #### **DIMENSIONS, MSOP-8L** #### RECOMMENDED SOLDERING FOOTPRINT, MSOP-8L #### **DIMENSIONS, SOIC-14L** | | Dimer | nsions | Dimensions | | | |--------|------------|--------|------------|-------|--| | Symbol | In Milli | meters | In Inches | | | | | Min | Max | Min | Max | | | Α | 1.450 | 1.850 | 0.057 | 0.073 | | | A1 | 0.100 | 0.300 | 0.004 | 0.012 | | | A2 | 1.350 | 1.550 | 0.053 | 0.061 | | | А3 | 0.550 | 0.750 | 0.022 | 0.030 | | | b | 0.406 | TYP. | 0.016 TYP. | | | | С | 0.203 | TYP. | 0.008 | TYP. | | | D | 8.630 | 8.830 | 0.340 | 0.348 | | | E | 5.840 | 6.240 | 0.230 | 0.246 | | | E1 | 3.850 | 4.050 | 0.152 | 0.159 | | | е | 1.270 | TYP. | 0.050 | TYP. | | | L1 | 1.040 REF. | | 0.041 | REF. | | | L | 0.350 | 0.750 | 0.014 | 0.030 | | | θ | 2° | 8° | 2° | 8° | | #### RECOMMENDED SOLDERING FOOTPRINT, SOIC-14L # Package Outlines #### DIMENSIONS, QFN3x3-16L #### RECOMMENDED SOLDERING FOOTPRINT, QFN3x3-16L #### **DIMENSIONS, TSSOP-14L** | | Dimensions | | Dimensions | | |--------|----------------|-------|------------|-------| | Symbol | In Millimeters | | In Inches | | | | Min | Max | Min | Max | | Α | - | 1.200 | - | 0.047 | | A1 | 0.050 | 0.150 | 0.002 | 0.006 | | A2 | 0.900 | 1.050 | 0.035 | 0.041 | | A3 | 0.390 | 0.490 | 0.015 | 0.019 | | b | 0.200 | 0.290 | 0.008 | 0.011 | | С | 0.130 | 0.180 | 0.005 | 0.007 | | D | 4.860 | 5.060 | 0.191 | 0.199 | | E | 6.200 | 6.600 | 0.244 | 0.260 | | E1 | 4.300 | 4.500 | 0.169 | 0.177 | | е | 0.650 TYP. | | 0.026 TYP. | | | L1 | 1.000 REF. | | 0.039 REF. | | | L | 0.450 | 0.750 | 0.018 | 0.030 | | θ | 0° | 8° | 0° | 8° | #### RECOMMENDED SOLDERING FOOTPRINT, TSSOP-14L #### IMPORTANT NOTICE Linearin is a global fabless semiconductor company specializing in advanced high-performance high-quality analog/mixed-signal IC products and sensor solutions. The company is devoted to the innovation of high performance, analog-intensive sensor front-end products and modular sensor solutions, applied in multi-market of medical & wearable devices, smart home, sensing of IoT, and intelligent industrial & smart factory (industrie 4.0). Linearin's product families include widely-used standard catalog products, solution-based application specific standard products (ASSPs) and sensor modules that help customers achieve faster time-to-market products. Go to <a href="http://www.linearin.com">http://www.linearin.com</a> for a complete list of Linearin product families. For additional product information, or full datasheet, please contact with the Linearin's Sales Department or Representatives.